

## Gowin Design Physical Constraints **User Guide**

SUG935-1.1E, 09/04/2020

#### Copyright© 2020 Guangdong Gowin Semiconductor Corporation. All Rights Reserved.

No part of this document may be reproduced or transmitted in any form or by any denotes, electronic, mechanical, photocopying, recording or otherwise, without the prior written consent of GOWINSEMI.

#### Disclaimer

GOWINSEMI®, LittleBee®, Arora, and the GOWINSEMI logos are trademarks of GOWINSEMI and are registered in China, the U.S. Patent and Trademark Office, and other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders, as described at www.gowinsemi.com. GOWINSEMI assumes no liability and provides no warranty (either expressed or implied) and is not responsible for any damage incurred to your hardware, software, data, or property resulting from usage of the materials or intellectual property except as outlined in the GOWINSEMI Terms and Conditions of Sale. All information in this document should be treated as preliminary. GOWINSEMI may make changes to this document at any time without prior notice. Anyone relying on this documentation should contact GOWINSEMI for the current documentation and errata.

## **Revision History**

| Date       | Version | Description                                   |
|------------|---------|-----------------------------------------------|
| 05/09/2020 | 1.0E    | Initial version published.                    |
| 09/04/2020 | 1.1E    | FloorPlanner menu bar optimized;              |
| 09/04/2020 | 1,1⊏    | Back-annotate Physical Constraints supported. |

## **Contents**

| Contents                                   | i   |
|--------------------------------------------|-----|
| List of Figures                            | iii |
| List of Tables                             | vii |
| 1 About This Guide                         | 1   |
| 1.1 Purpose                                | 1   |
| 1.2 Related Documents                      | 1   |
| 1.3 Terminology and Abbreviations          | 1   |
| 1.4 Support and Feedback                   | 2   |
| 2 Introduction                             | 3   |
| 3 Edit Physical Constraints                | 4   |
| 3.1 Start FloorPlanner                     | 4   |
| 3.2 Create and Open Constraints File       | 5   |
| 3.2.1 Create Constraints File              | 5   |
| 3.2.2 FloorPlanner Output Constraint Files | 7   |
| 3.2.3 Open Constraints File                | 9   |
| 3.3 FloorPlanner Interface                 | 10  |
| 3.3.1 Menu Bar                             | 10  |
| 3.3.2 Summary and Netlist Window           | 22  |
| 3.3.3 Package View                         | 27  |
| 3.3.4 Chip Array Window                    | 32  |
| 3.3.5 Constraints Window                   | 37  |
| 3.4 Message Window                         | 42  |
| 4 Create Constraints                       | 43  |
| 935-1.1E                                   |     |

|     | 4.1 Constraints Examples                                                                                                                                                                                                     | 43                                     |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
|     | 4.2 Create I/O Constraints                                                                                                                                                                                                   | 45                                     |
|     | 4.3 Create Primitive Constraints                                                                                                                                                                                             | 46                                     |
|     | 4.4 Create Group Constraints                                                                                                                                                                                                 | 47                                     |
|     | 4.4.1 Create Primitive Group Constraints                                                                                                                                                                                     | 47                                     |
|     | 4.4.2 Create Relative Group Constraints                                                                                                                                                                                      | 49                                     |
|     | 4.5 Create Resource Reservation                                                                                                                                                                                              | 51                                     |
|     | 4.6 Create Clock Assignment                                                                                                                                                                                                  | 51                                     |
|     | 4.7 Create Quadrant Constraints                                                                                                                                                                                              | 52                                     |
|     | 4.8 Create Hclk Constraints                                                                                                                                                                                                  | 53                                     |
|     | 4.9 Create Vref Constraints                                                                                                                                                                                                  | 54                                     |
| 5 - | Timing Optimization                                                                                                                                                                                                          | 58                                     |
|     |                                                                                                                                                                                                                              |                                        |
| Αŗ  | ppendix A Physical Constraints Syntax Definition                                                                                                                                                                             | . 62                                   |
| Αŗ  | ppendix A Physical Constraints Syntax Definition                                                                                                                                                                             |                                        |
| Αŗ  |                                                                                                                                                                                                                              | 62                                     |
| Αŗ  | A.1 I/O Constraints                                                                                                                                                                                                          | 62<br>63                               |
| Ap  | A.1 I/O Constraints                                                                                                                                                                                                          | 62<br>63<br>64                         |
| Ap  | A.1 I/O Constraints  A.2 PORT Attributes Constraints  A.3 Primitive Constraints                                                                                                                                              | 62<br>63<br>64<br>67                   |
| Αŗ  | A.1 I/O Constraints  A.2 PORT Attributes Constraints  A.3 Primitive Constraints  A4. Group Constraints                                                                                                                       | 62<br>63<br>64<br>67                   |
| Aŗ  | A.1 I/O Constraints  A.2 PORT Attributes Constraints  A.3 Primitive Constraints  A4. Group Constraints  A.4.1 Primitive Group Constraints                                                                                    | 62<br>63<br>64<br>67<br>69             |
| Ар  | A.1 I/O Constraints  A.2 PORT Attributes Constraints  A.3 Primitive Constraints  A.4. Group Constraints  A.4.1 Primitive Group Constraints  A.4.2 Relative Group Constraints                                                 | 62<br>63<br>64<br>67<br>69<br>70       |
| Ар  | A.1 I/O Constraints  A.2 PORT Attributes Constraints  A.3 Primitive Constraints  A.4. Group Constraints  A.4.1 Primitive Group Constraints  A.4.2 Relative Group Constraints  A.5 Resource Reservation                       | 62<br>63<br>64<br>67<br>69<br>70       |
| Aŗ  | A.1 I/O Constraints  A.2 PORT Attributes Constraints  A.3 Primitive Constraints  A.4. Group Constraints  A.4.1 Primitive Group Constraints  A.4.2 Relative Group Constraints  A.5 Resource Reservation  A.6 Vref Constraints | 62<br>63<br>64<br>67<br>69<br>70<br>71 |

## **List of Figures**

| Figure 3-1 Start FloorPlanner                       | . 4  |
|-----------------------------------------------------|------|
| Figure 3-2 Start FloorPlanner in Process View       | . 5  |
| Figure 3-3 New Physical Constraints                 | . 6  |
| Figure 3-4 Create Physical Constraints File         | . 6  |
| Figure 3-5 Manually Write Physical Constraints File | . 7  |
| Figure 3-6 New FloorPlanner                         | . 7  |
| Figure 3-7 Select Device                            | . 8  |
| Figure 3-8 Save Output File                         | . 9  |
| Figure 3-9 Open Physical Constraints File           | . 9  |
| Figure 3-10 FloorPlanner Interface                  | . 10 |
| Figure 3-11 File                                    | . 11 |
| Figure 3-12 Open Physical Constraints               | . 11 |
| Figure 3-13 Tools                                   | . 11 |
| Figure 3-14 Back-annotate Physical Constraints      | . 12 |
| Figure 3-15 Back-annotate Port                      | . 12 |
| Figure 3-16 Constraints                             | . 13 |
| Figure 3-17 Primitive Finder                        | . 13 |
| Figure 3-18 New Primitive Group                     | . 15 |
| Figure 3-19 Right Primitive Group                   | . 15 |
| Figure 3-20 Invalid Locations                       | .16  |
| Figure 3-21 Invalid Locations                       | . 16 |
| Figure 3-22 New Relative Group                      | . 17 |

| Figure 3-23 Right New Relative Group       | 17 |
|--------------------------------------------|----|
| Figure 3-24 Resource Reservation           | 17 |
| Figure 3-25 Clock Assignment               | 18 |
| Figure 3-26 Quadrant Constraints (GW1N)    | 19 |
| Figure 3-27 Quadrant Constraints (GW2A)    | 19 |
| Figure 3-28 Hclk Constraint                | 20 |
| Figure 3-29 Vref Constraints               | 20 |
| Figure 3-30 Find                           | 21 |
| Figure 3-31 View                           | 21 |
| Figure 3-32 Windows                        | 22 |
| Figure 3-33 Summary Window                 | 22 |
| Figure 3-34 Netlist Window                 | 23 |
| Figure 3-35 BUS and Non-Bus Display        | 24 |
| Figure 3-36 Hierarchy Display              | 25 |
| Figure 3-37 Timing Paths                   | 26 |
| Figure 3-38 Netlist Right-clicking         | 27 |
| Figure 3-39 Package View (GW1NRF-4B-QFN48) | 28 |
| Figure 3-40 Package View Right-clicking    | 29 |
| Figure 3-41 Differential Pair Display      | 29 |
| Figure 3-42 Top View                       | 30 |
| Figure 3-43 Bottom View                    | 30 |
| Figure 3-44 GW1N-9-WLCSP81M Top View       | 31 |
| Figure 3-45 GW1N-9-WLCSP81M Bottom View    | 31 |
| Figure 3-46 Chip Array Interface           | 32 |
| Figure 3-47 Constraints in Grid            | 33 |
| Figure 3-48 Constraints in Macrocell       | 33 |
| Figure 3-49 Constraints in Primitive       | 34 |
| Figure 3-50 Chip Array Right-clicking      | 36 |

| igure 3-51 Show Place View36                                  |
|---------------------------------------------------------------|
| igure 3-52 Timing Path Highlighted37                          |
| igure 3-53 I/O Constraints View                               |
| igure 3-54 Primitive Constriaints View                        |
| igure 3-55 Group Constraints View                             |
| Figure 3-56 Resource Reservation View                         |
| igure 3-57 Clock Assignment View                              |
| igure 3-58 Quadrant Constraints View41                        |
| Figure 3-59 Hclk Constraints View41                           |
| igure 3-60 Vref Constraints View42                            |
| igure 3-61 Message Window42                                   |
| Figure 4-1 Drag to Chip Array to Create I/O Constraints       |
| Figure 4-2 Drag to Package View to Create I/O Constraints     |
| Figure 4-3 Drag to Chip Array to Create Primitive Constraints |
| igure 4-4 Group Constraints Right-clicking47                  |
| igure 4-5 Create Primitive Group Constraints48                |
| igure 4-6 Primitive Group Constraints49                       |
| igure 4-7 Create Relative Group Constraints50                 |
| igure 4-8 Relative Group Constraints50                        |
| Figure 4-9 Create Resource Reservation51                      |
| Figure 4-10 Resource Reservation51                            |
| Figure 4-11 Modify Clock Assignment Constraints Create        |
| Figure 4-12 Clock Assignment Constraints                      |
| igure 4-13 Create Quadrant Constraints53                      |
| igure 4-14 Quadrant Constraints53                             |
| Figure 4-15 Create Hclk Constraints54                         |
| igure 4-16 Hclk Constraints54                                 |
| Figure 4-17 Create Vref Constraints                           |

| Figure 4-18 Drag to Chip Array to Generate Vref Constraints Location   | . 55 |
|------------------------------------------------------------------------|------|
| Figure 4-19 Drag to Package View to Generate Vref Constraints Location | . 56 |
| Figure 4-20 Error Prompt                                               | . 57 |
| Figure 5-1 Read Timing Path                                            | . 59 |
| Figure 5-2 Highlight Key Path                                          | . 60 |
| Figure 5-3 Key Path Signal Flow                                        | . 60 |
| Figure 5-4 Location after Adjustment                                   | . 61 |

SUG935-1.1E vi

## **List of Tables**

| Table 1-1 Terminology | and Abbreviations |
|-----------------------|-------------------|
|-----------------------|-------------------|

SUG935-1.1E vii

1 About This Guide 1.1 Purpose

## 1 About This Guide

## 1.1 Purpose

This guide describes Gowin FloorPlanner. It introduces the interface and syntax definition of FloorPlanner in order to help users add physical constraints to their design. The software screenshots and the supported products list in this guide are based on 1.9.7Beta. As the software is subject to change without notice, some information may not remain relevant and may need to be adjusted according to the software that is in use.

#### 1.2 Related Documents

The latest user guides are available on GOWINSEMI Website: <a href="https://www.gowinsemi.com">www.gowinsemi.com</a>. You can find the related document: <a href="https://subscripts.com">SUG100</a>, Gowin Software User Guide.

### 1.3 Terminology and Abbreviations

Table 1-1 shows the abbreviations and terminology that are used in this manual.

Table 1-1 Terminology and Abbreviations

| Terminology and Abbreviations | Meaning                       |
|-------------------------------|-------------------------------|
| FPGA                          | Field Programmable Gate Array |
| I/O                           | Input/Output                  |
| SIP                           | System in Package             |
| Chip Array                    | Chip Array                    |
| Package View                  | Package View                  |
| VREF                          | Voltage Reference             |

SUG935-1.1E 1(74)

## 1.4 Support and Feedback

Gowin Semiconductor provides customers with comprehensive technical support. If you have any questions, comments, or suggestions, please feel free to contact us directly by the following ways.

Website: www.gowinsemi.com

E-mail:<u>support@gowinsemi.com</u>

SUG935-1.1E 2(74)

## 2 Introduction

Gowin FloorPlanner is designed in-house by Gowin and used for place, physical constraints and timing optimization. It supports the read and write of I/O, Primitive, block (B-SRAM and DSP), and Group, etc. It also supports the generation of place and constraints files according to users configuration. The files define I/O attributes, primitives and locations, etc.

The features of Gowin FloorPlanner are as follows:

- Supports the input of user design files & constraints files, and the output of constraints files;
- Supports the display of IO Port, Primitive and Group constraints in user design files;
- Supports to create, edit and modify constraints files;
- Supports grid mode, macro cell mode and primitive mode of chip array;
- Supports Package View;
- Supports to display Chip Array and Package View synchronously;
- Supports real-time display and differences display of constraints locations;
- Supports to generate locations by dragging;
- Supports to generate constraints by One Hit Drag;
- Supports IO port configuration and batch configuration;
- Supports the display and editing function of Clock Assignment;
- Supports the check of constraints legality;
- Supports Back-annotate Physical Constraints;
- Supports timing optimization.

SUG935-1.1E 3(74)

# 3 Edit Physical Constraints

Gowin FloorPlanner can create and edit physical constraint files. It supports tabulated constraints editing and efficient netlist lookup so as to improve the efficiency of writing physical constraints files.

## 3.1 Start FloorPlanner

There are two ways to start FloorPlanner:

1. Click "IDE > Tools" to open "FloorPlanner", as shown in Figure 3-1.

Figure 3-1 Start FloorPlanner



2. After synthesis, Double-click "FloorPlanner" in Process view, as shown in Figure 3-2.

SUG935-1.1E 4(74)

a × Process Design Summary User Constraints ₩ FloorPlanner Timing Constraints Editor Synthesize Synthesis Report Netlist File Place & Route Place & Route Report Timing Analysis Report Ports & Pins Report Power Analysis Report 🕌 Program Device Design Hierarchy Process

Figure 3-2 Start FloorPlanner in Process View

#### Note!

- If you use Gowin FloorPlanner for constraints, the netlist file should be added first;
- When you choose the first way to start Gowin FloorPlanner, the netlist file is needed to be loaded via "File > new".
- When you choose the second way to start Gowin FloorPlanner, the netlist file will be loaded automatically.

## 3.2 Create and Open Constraints File

If the project requires IO constraints and primitive locations constraints, you can create physical constraints files in the following two ways:

- Manually write;
- Output the constraints file by Gowin FloorPlanner.

#### 3.2.1 Create Constraints File

Steps of creating constraint files are as follows:

- 1. Click "File > New" to open the "New" dialog box;
- 2. Select "Physical Constraints File", as shown in Figure 3-3.

SUG935-1.1E 5(74)

Figure 3-3 New Physical Constraints



#### Note!

You can also open "New" in the following two ways:

- Using the "Ctrl+N" short cut;
- Click the "New" icon in the toolbar;
- Click "OK", as shown in Figure 3-4.

Figure 3-4 Create Physical Constraints File



- Name: The physical constraints file name with the suffix of .cst and .ucf;
- Create in: Select the constraints file path by "Browse" and it is saved in src folder by default;
- Add to current project: Add the constraints file to the project automatically if this option is checked.

After finished, users can write constraints files according to the syntax rule of Gowin FloorPlanner as shown in Figure 3-5.

SUG935-1.1E 6(74)

Figure 3-5 Manually Write Physical Constraints File

```
1 IO_LOC "ce" C2;
2 IO_LOC "cin" H6;
3
```

#### 3.2.2 FloorPlanner Output Constraint Files

Gowin FloorPlanner can output the new physical constraints file and the modified physical constraints file. The steps are as follows:

Start FloorPlanner according to the description in <u>3.1</u> Start FloorPlanner.

1. Click "File> New..." to open "New" dialog, as shown in Figure 3-6.

#### Note!

You can also open "New" in the following two ways:

- Using the "Ctrl+N" short cut;
- Click the "New" icon in the toolbar;
- 2. Enter the netlist file and select device type, then click "OK".

Figure 3-6 New FloorPlanner

| ◇ New Physical Constraints | ?     | ×  |
|----------------------------|-------|----|
| Netlist File:              | Brows | e  |
| Part Number:               | Selec | t  |
| ОК                         | Cano  | el |

SUG935-1.1E 7(74)



Figure 3-7 Select Device

#### Note!

- You can select the chip, package and all Gowin FPGA devices, as shown in Figure 3-7.
- Start FloorPlanner using the first way in 3.1 Start FloorPlanner.

You can perform following operations in FloorPlanner:

- 1. Distribute the pins location by dragging;
- 2. Click "Save" to output constraint files.
- 3. You can modify the file name in "Save" dialog box, as shown in Figure 3-8.

SUG935-1.1E 8(74)

Cancel

<u>S</u>ave

Save As  $\times$ << gowinProj > test\_x2 > src Search src ρ Organize • New folder ₩ -8 Name Date modified Size Type This PC test\_x2.cst 3D Objects 4/3/2020 4:57 PM CST File 1 KB Desktop Documents Downloads Music Pictures Videos Local Disk (C:) Local Disk (D:) File name: test\_x2.cst

Figure 3-8 Save Output File

### 3.2.3 Open Constraints File

▲ Hide Folders

The steps are as follows:

Click "File > Open" in IDE;

Save as type: Constraint File(\*.cst)

2. Open "Open File" dialog box, as shown in Figure 3-9;

Figure 3-9 Open Physical Constraints File



SUG935-1.1E 9(74)

#### Note!

You can also open the "Open File" dialog box via the following two ways:

- Use shortcut: Ctrl + O;
- Click "Open" icon in the toolbar; Select the physical constraints file directory and open the selected file.

### 3.3 FloorPlanner Interface

Create or open FloorPlanner interface (including the netlist file), as shown in Figure 3-10.

The interface displays menu, toolbar, Netlist, Project, Chip Array, Package View and Message, etc.



Figure 3-10 FloorPlanner Interface

#### 3.3.1 Menu Bar

The menu bar includes "File", "Constraints", "Tools", "View", and "Help".

#### File Menu Bar

File view is shown in Figure 3-11.

SUG935-1.1E 10(74)

Figure 3-11 File



- New: Create constraints, add user design and select chip, etc., as shown in Figure 3-6;
- Open: Open and add constraints, select part number as shown in Figure 3-12;
- Reload: cst, posp and timing path files can be reloaded after modifying;
- Save: Save the modified files:
- Save As: Save the modified file to a specified file and use the netlist name as the name of constraints file, which can be modified by users;
- Exit: Exit Gowin FloorPlanner.

Figure 3-12 Open Physical Constraints



#### **Tools Menu Bar**

Tools view is shown in Figure 3-13.

Back-annotate Physical Constraints: Back annotate each primitive and IO place information to physical constraints file.

Figure 3-13 Tools



1. Click "Tools > Back-annotate Physical Constraints" to open it as shown

SUG935-1.1E 11(74)

- in Figure 3-18.
- 2. You can select one or more objects in the Back-annonate Physical Constraints window. Click "OK" to open the "Save as" window and print the place information to the physical constraint file.
- 3. As shown in Figure 3-15, it is the generated physical constraints file when selecting Port in Back-annonate Physical Constraints

Figure 3-14 Back-annotate Physical Constraints



Figure 3-15 Back-annotate Port

#### Note!

Back-Annotate Physical Constraints is effective only when FloorPlanner is started in the project after Place & Route runs successfully.

#### **Constraints Menu Bar**

Constraints view is as shown in Figure 3-16.

SUG935-1.1E 12(74)

**Figure 3-16 Constraints** 



Primitive Constraints

Click "Select Primitives" and Figure 3-17 pops up;

- 1. Find primitives by "Name" or "type", and select the corresponding primitive;
- 2. Click "OK" to generate the constraints.

#### Note!

- The constraints are displayed in "Primitive Constraints" at the bottom of main interface;
- The user can set the location by entering or dragging in editing view;
- The location is highlighted in light blue in Chip Array.

**Figure 3-17 Primitive Finder** 



Group Constraints

SUG935-1.1E 13(74)

Group constraints include Create Primitive Group and Create Relative Group:

#### **Create Primitive Group**

- 1. Create primitive group. Click "Create Primitive Group" and Figure 3-18 pops up.
- 2. Users can set group name, primitives, locations and exclusive; Users can add and remove primitives by " and " buttons to create right primitive group as shown in Figure 3-19.

#### Note!

- Group name, Primitive and Locations are required;
- Locations can be inputed in the following ways:
  - Manually input;
  - Before creating group constraints, copy the location and paste it into "New Primitive Group > Location" in "Chip Array".
- 3. After finished, click "OK", and the syntax of locations will be checked by tool.
  - If the location is invalid, a prompt dialog box as Figure 3-20 and Figure 3-21 will pop up. User needs to change the location.
  - If there is no error, click "OK", and the available location will be displayed in Chip Array.

#### Note!

- See the created group constraints in "Group Constraints".
- Double-click the group constraint, and Figure 3-19 will pop up. You can edit the constraints.

SUG935-1.1E 14(74)

**Figure 3-18 New Primitive Group** 



**Figure 3-19 Right Primitive Group** 



SUG935-1.1E 15(74)

#### Figure 3-20 Invalid Locations



Figure 3-21 Invalid Locations



#### **Create Relative Group**

- Create relative group constraints. Click Create Relative Group and pops up.
- 2. Users can set group name, primitive and locations. Users can add and remove primitive by " and " buttons. The created relative group constraints are shown in Figure 3-22.

#### Note!

- Group name, Primitive and Relative Location are required;
- The locations can be inputed in the following ways:
  - Manually input;
  - Before creating group constraints, copy the location and paste it to "New Relative Group > Relative Location" in "Chip Array".
- 3. Click "OK" to generate the constraints.

#### Note!

- See the created constraints in "Group Constraints".
- Double-click the constraints, and Figure 3-23 will pop up. You can edit the constraints.

SUG935-1.1E 16(74)

Figure 3-22 New Relative Group



Figure 3-23 Right New Relative Group



- Resource Reservation
- Create reserve resources constraints. Click Reserve Resources to create a new constraint in "Resource Reservation" at the bottom of the interface;
- 2. You can enter the locations or by dragging;
- 3. Double-click "Attribute" to set the attribute for the reserved locations, as shown in Figure 3-24.

#### Note!

Name is used to distinguish reserved constraints. The name cannot be modified.

**Figure 3-24 Resource Reservation** 



SUG935-1.1E 17(74)

#### Clock Assignment

Create clock constraints and the number of constraints is limited. It will be checked when checking constraints validity. Click Clock/Control Assignment and Figure 3-25 pops up. You can perform the following operations:

- 1. Click " to select the corresponding Net;
- 2. Select "BUFG", "BUFG[0]~[7]", "BUFS" and "LOCAL\_CLOCK" via "Type" drop-down list;
- 3. Configure Signal via "CE" and "CLK". After finished, click "OK" to generate constraints in "Clock the Assignment". Double click to open the dialog box for editing.

#### Note!

When selecting LOCAL\_CLOCK, the signal check box is grayed.

Figure 3-25 Clock Assignment



#### Quadrant Constraints

Create DCS and DQCE quadrant constraints. Constrain the specified instance to the specific quadrant according to the chip quadrants distribution, as shown in Figure 3-26 and Figure 3-27. The related operations are as follows:

- Select the corresponding DCS/DQCE primitive by clicking " ;
- Configure quadrant positions via the check boxes under "Position".
- 3. Click "OK" to generate constraints, which will display in "Quadrant Constraints". You can double click to open the dialog box for editing.

#### Note!

It cannot add constraints if there is no DCS/DQCE primitive.

SUG935-1.1E 18(74)

Figure 3-26 Quadrant Constraints (GW1N)



Figure 3-27 Quadrant Constraints (GW2A)



#### Hclk Constraints

Create HCLK primitives constraints and specify the constraint locations on chip, as shown in Figure 3-28. The related operations are as follows:

- 1. You can select primitive by clicking " ;;
- 2. Configure quadrant positions via the check boxes under "Position;
- Click "OK" to generate constraints, which will display in "Hclk Constraints". You can double click to open the dialog box for editing.

#### Note!

- It cannot add constraints if there is no primitive;
- The positions are different due to different devices in project.

SUG935-1.1E 19(74)

Figure 3-28 Hclk Constraint



#### Vref Constraints

Create Vref Driver to configure IO Port Vref, and click the menu to create a new constraint in "Vref Constraints", as shown in Figure 3-29.

**Figure 3-29 Vref Constraints** 



#### Note!

- Specify Vref constraints position by dragging.
- Modify Vref name by double-clicking.

#### Find

You can find quickly find Primitive, IO Port, and edit the corresponding constraints by right-clicking. Figure 3-30 will pop up by clicking. The related operations are as follows:

- You can find primitives or ports by selecting "All Primitive" or "Ports";
- You can select the corresponding item and right-click "Edit Primitive Constraint" to create constraints.

SUG935-1.1E 20(74)

Figure 3-30 Find



#### View Menu Bar

As shown in Figure 3-31, View includes Toolbars, Windows, Zoom In, Zoom Out and Zoom Fit. The description of these sub-menus is as follows:

- Toolbars: Display shortcuts;
- Windows: Display different windows, as shown in Figure 3-32;
- Zoom In: Zoom in Chip Array or Package View;
- Zoom Out: Aoom out Chip Array or Package View;
- Zoom Fit: Zoom in/out Chip Array or Package View according to the window size.

Figure 3-31 View



SUG935-1.1E 21(74)

Figure 3-32 Windows



#### Help Menu Bar

Help is used to provide software version and copyright information.

#### 3.3.2 Summary and Netlist Window

Summary and Netlist windows display device, part number, user design, constraints path and netlist, etc.

#### **Summary Window**

Project interface is shown in Figure 3-33. It can display the chip information in current project, such as part number, design files, constraint fille, posp file and timing paths file.

Figure 3-33 Summary Window



#### **Netlist Window**

As shown in Figure 3-34, Netlist window displays Port, Primitives, Nets,

SUG935-1.1E 22(74)

#### Module and timing paths.

#### Note!

- The Ports and Primitives names are displayed in full path and sorted in alphabetical ascending order by default.
- Port and Net display via Bus and non-Bus, as shown in Figure 3-35;
- Module displays in hierarchy and the number of instances in each module is also displayed, as shown in Figure 3-36;
- The timing path is listed in slack order from small to large, as shown in Figure 3-37.

Figure 3-34 Netlist Window



SUG935-1.1E 23(74)

Figure 3-35 BUS and Non-Bus Display



SUG935-1.1E 24(74)

Figure 3-36 Hierarchy Display



SUG935-1.1E 25(74)

Figure 3-37 Timing Paths



Netlist provides right-click menu as shown below:

- Highlight: Highlight the corresponding constraints location in Chip Array.
- Edit Constraintt: Edit the corresponding constraints.

#### Note!

If the current Primitive or Port has no constraints locations, the highlight is not available, as shown in Figure 3-38.

SUG935-1.1E 26(74)



Figure 3-38 Netlist Right-clicking

# 3.3.3 Package View

As shown in Figure 3-39, taking GW1NRF-4B-QFN48 as an example, Package View displays I/O, supply pin, and ground pin based on chip package. When the mouse is placed on a location, the I/O type, bank, and LVDS will display.

SUG935-1.1E 27(74)



Figure 3-39 Package View (GW1NRF-4B-QFN48)

Various symbols and colors are used to distinguish I/O, supply pin and ground pin. The colors of IO pins of different BNAKS are different, as shown below:

- "D" denotes I/O. The color changes with the BANK;
- "\$\frac{1}{2}\$" denotes VCC. The color does not change;
- denotes VSS. The color does not change;
- denotes bluetooth interface. The color does not change;

As shown in Figure 3-40 , Package View supports right-clicking as described below:

- Zoom In: Zoom in Package View;
- Zoom Out: Zoom out Package View;
- Zoom Fit: Zoom in/out Package View according to window size.
- Show Differential IO Pairs: Display differential pair. As shown in Figure 3-41, a differential pair is connected by a red line.
- Top View: Package View is displayed in the top view by default. The top view of GW1N-9-WLCSP64 is as shown in Figure 3-42;
- Bottom View: The bottom view of GW1N-9-WLCSP64 is as shown in

SUG935-1.1E 28(74)

#### Figure 3-43;

#### Figure 3-40 Package View Right-clicking



#### Note!

The top view and bottom view of GW1N-9-WLCSP81M are opposite compared with the general ones, as shown in Figure 3-44 and Figure 3-45.

Figure 3-41 Differential Pair Display



SUG935-1.1E 29(74)

Figure 3-42 Top View



Figure 3-43 Bottom View



SUG935-1.1E 30(74)



Figure 3-44 GW1N-9-WLCSP81M Top View

Figure 3-45 GW1N-9-WLCSP81M Bottom View



Package View supports the display of IO Port constraints locations, and the IO port can be constrained by dragging from the Netlist or I/O Constraints to the Package View window.

SUG935-1.1E 31(74)

#### Note!

- When dragging, the port name will display;
- "M" indicates that the location cannot place the dragged port.

## 3.3.4 Chip Array Window

Chip Array interface of FloorPlanner is as shown in Figure 3-46. Chip Array displays IOB, CFU, DSP, PLL and BSRAM according to chip row and column, supports the real-time display of all constraints locations, and also supports the functions of zoom in/out and dragging, etc.

IOB denotes all IOB locations of die and is distinguished with different colors:

- White: Packaged IO location;
- Red: Unpackaged IO location;
- Blue: If the device is with SIP, such as GW2AR-18, GW1NR-4, GW1NR-9, GW1NSR-2C, the device will have blue marked IOB, which means the embedded IO locations.

Figure 3-46 Chip Array Interface



Chip Array provides grid mode, macrocell mode and primitive mode.

SUG935-1.1E 32(74)

- Grid mode: Display constraints locations, as shown in Figure 3-47;
- Macrocell mode: Display constraints locations in CLS, block etc., as shown in;
- Primitive mode: Display constraints locations in REG, LUT etc., as shown in Figure 3-49.

Figure 3-47 Constraints in Grid



Figure 3-48 Constraints in Macrocell



SUG935-1.1E 33(74)



Figure 3-49 Constraints in Primitive

Chip Array supports dragging functions:

- Drag from Netlist to Array to generate constraints and specify constraints location;
- Drag from Editing area to Array to specify constraints location;

There is chip sub-window in Chip Array for real-time display of the current window in the chip. Drag the white frame in the chip sub-window to move Chip Array. Chip Array distinguishes constraints type and displays constraints locations in different colors. The color meaning is as follows:

- White: Display constraints location in selected or highlighted;
- Blue: Display reserved constraints, indicating that the location cannot be occupied again;
- Light blue: Display IO and Primitive constrained in a grid or range.
   Chip Array supports right-clicking functions:
- Zoom In: Zoom in Chip Array
- Zoom Out: Zoom out Chip Array;
- Zoom Fit: Zoom in/out Chip Array.
- Show Constraints View: Show instances constraints view of Chip Array;
- Show Place View: Show instances place view of Chip Array;
- Show Multi-View: Show instances constraints view and and place view of Chip Array;
- Show In-Out Connection: Show and select instances in-out connection

SUG935-1.1E 34(74)

in Place View;

- Show In Connection: Show and select instances in connection in Place View;
- Show Out Connection: Show and select instances out connection in Place View:
- Convert Place To Constraints: Convert the place to constraints of the selected instance in Place View;
- Unhighlight All: Remove highlight;
- Copy Location: Copy the selected location or area.

Show Place View also shows Lut and Reg density, as shown in Figure 3-51:

- ALL Instance: Shows place of all instances. Light green indicates less than five, green indicates six to ten, and dark green indicates more than ten;
- Only Lut: Shows place of all Lut. Light green indicates less than two, green indicates three to four, and dark green indicates more than four;
- Only Dff: Shows place of all Reg. Light green indicates less than two, green indicates three to four, and dark green indicates more than four;

#### Note!

- Show Place View and Show Multi-View are only effective when FloorPlanner is started after running Place & Route. Otherwise, they are greyed out.
- Show In-Out Connection, Show In Connection, Show Out Connection and Convert Place To Constraints can only be used if an instance is selected when Show Place View->All Instance view opens.
- If grid, block, reg, or lut etc. in view are selected, "Copy Location" in right-click menu is available:
- If no grid is selected, "Copy Location" is not available, as shown in Figure 3-50;
- Select area via "Ctrl" + left mouse button. Right-click to select "Copy Location" to copy and paste.

SUG935-1.1E 35(74)



Figure 3-50 Chip Array Right-clicking

Figure 3-51 Show Place View



SUG935-1.1E 36(74)

Chip Array Package View View Package View View Package View Package View View View Package View

Chip Array also can highlight timing paths, as shown in Figure 3-52.

Figure 3-52 Timing Path Highlighted

#### 3.3.5 Constraints Window

Constraints window includes eight constraints views, such as, "I/O Constraints", "Primitive Constraints", "Group" Constraints, etc., which are used to display constraints and provide constraints editor and drag function. Brief introduction of each view is as follows:

#### I/O Constraints

I/O Constraints is to constrain ports. I/O constraint view is as shown in Figure 3-53, and the functions are as follows:

- Display IO Port attributes and constraints in user design, such as Direction, Bank, IOType, PullMode, etc.
- Support to edit constraints locations and attribute, etc.;
- Change constraints by dragging, double-clicking, etc.

#### Note!

- Set I/O location by dragging or double-clicking;
- Display IO name when dragging;
- When I/O is dragged into Chip Array window, the location where I/O can be placed is brightened, and the color of the location where I/O cannot be placed is unchanged.

SUG935-1.1E 37(74)

- When I/O is dragged into Package View window, the color of the location where I/O
  can be placed remains unchanged and the location where I/O can not be placed
  becomes dark.
- After setting, the constraints location in Chip Array is highlighted in yellow, and the constraints location in Package View is highlighted in orange.

The details of the right-clicking menu are as follows:

- Unplace: Cancel place;
- Reset Properities: Reset Port properities;
- Highlight: Highlight constraints location;
- Update Constraints Using Posp: Update constraints according to posp file;
- IO Type: Set the level;
- Drive: Set drive voltage;
- Pull Mode: Set pull-up mode;
- PCI Clamp: Set the switch of PCI protocol;
- Hysteresis: Set hysteresis;
- Open Drain: Set the switch of open-drain circuit;
- Slew Rate: Set the voltage slew rate;
- Vref: Set reference voltage;
- Single Resistor: Set the switch of signal resistor;
- Diff Resistor: Set the switch of differential resistor:
- Bank Vccio: Set BANK voltage.

#### Note!

- Users can modify port properities in batches by right-clicking.
- Update Constraints Using Posp can only be used after posp file is loaded. Otherwise, it is greyed out.

Figure 3-53 I/O Constraints View



SUG935-1.1E 38(74)

#### **Primitive Constraints**

Primitive Constraint View is as shown in Figure 3-54, and the functions are as follows:

- Display the name, type, location, and Exclusive of all Primitive constraints;
- Support to edit.

#### Note!

- Modify the locations by dragging or double-clicking;
- Set Exclusive by double-clicking;
- You can highlight, remove, add and update constraints by right-clicking.
- Syntax and legality will be checked for the locations when manually writing primitive constraints, and error message dialog box are as shown in Figure 3-20 and Figure 3-21.

Figure 3-54 Primitive Constriaints View



#### **Group Constraints**

Primitive Constraints view is as shown in Figure 3-55, and the functions are as follows:

- The view displays the name, type, number of primitive, location, and Exclusive, includes primitive and relative groups. As shown in Figure 3-19 and Figure 3-23, double-click the group to edit constraints.
- You can highlight, remove, add and update constraints by right-clicking.

Figure 3-55 Group Constraints View



SUG935-1.1E 39(74)

#### **Resource Reservation**

Resource Reservation view is as shown in Figure 3-56, and the functions are as follows:

- The view can display reserved constraints locations;
- You can highlight, remove, add and update constraints by right-clicking.
- Users cannot modify name.

#### Note!

You can change the locations by dragging or double-clicking;

Figure 3-56 Resource Reservation View



#### **Clock Assignment**

Clock Assignement view is as shown in Figure 3-57, and the functions are as follows:

- The view display all clock constraints;
- You can highlight, remove, add and update constraints by right-clicking.

#### Note!

- Double-click to edit;
- Dragging is not supported if there is no location.
- Clock constraint creation is as shown in Figure 3-25.

Figure 3-57 Clock Assignment View



#### **Quadrant Constraints**

Quadrant Constraints view is as shown in Figure 3-58, and the

SUG935-1.1E 40(74)

#### functions are as follows:

- Display all quadrant constraints, including Instance name, type, and locations;
- You can remove and add constraints by right-clicking.

#### Note!

- Quadrant constraints are only valid for DCS and DQCE.
- Quadrant constraint creation is as shown in Figure 3-26 and Figure 3-27.

Figure 3-58 Quadrant Constraints View



#### **Hclk Constraints**

Hclk Constraints view is as shown in Figure 3-59, and the functions are as follows:

- The view can display the instance location constraints of Hclk, including Instance name, type, and quadrant location;
- You can remove and add constraints by right-clicking. Hclk constraints creation is shown in Figure 3-28.

Figure 3-59 Hclk Constraints View



#### Note!

CLKDIV constraints are only valid for CLKDIV and CLKDIV primitives.

#### **Vref Constraints**

Vref Constraints view is as shown in Figure 3-60, and the functions are as follows:

- The view can display Vref Driver defined by users, such as, Vref name and location;
- You can highlight, remove, and add constraints by right-clicking.

SUG935-1.1E 41(74)

#### Note!

Locations can only be set by dragging.

Figure 3-60 Vref Constraints View



# 3.4 Message Window

The message window is as shown in Figure 3-61, and it displays the output.

Figure 3-61 Message Window

```
> Info (FF0001): Reading device GWIN-9 package PBGA256 partnumber GWIN-LV9PG256C6/I5
> Reading netlist file: "E:/counter/impl/gwsynthesis/counter.vg"
> Parsing netlist file "E:/counter/impl/gwsynthesis/counter.vg" completed
> Processing netlist completed
> Physical Constraint parsed completed
> Info (FF0002): Reading posp file E:/counter/impl/pnr/counter.db
> Info (FF0003): Reading timing paths file E:/counter/impl/pnr/counter.timing_paths
```

SUG935-1.1E 42(74)

# 4 Create Constraints

The Constraints editor supports the constraints such as IO, Primitive, Group, Resource, Clock, Quadrant, Hclk, and Vref. You can create constraints in Constraints menu bar. See <u>3.3.1</u> Menu <u>Bar</u> for details.

#### Note!

You can also create constraints in other ways. This section describes how to generate constraints by dragging.

# 4.1 Constraints Examples

Take the user design counter.v for an instance to introduce how to create constraints.

```
// Eight bit counter example 1

module counter1(out, cout, data, load, cin, clk, ce, clko);
output [7:0] out;
output cout;
output clko;
input ce;
input [7:0] data;
input load, cin, clk;

reg [7:0] out;
```

SUG935-1.1E 43(74)

```
always@(posedge clk)
begin
   if (load)
       out = data;
   else
       out = out + cin;
end
// all bits of out must be one and the
// carry in must be on to generate a
// carry out
assign cout = &out & cin;
wire clkout;
CLKDIV clkdiv_inst(
    .CLKOUT(clkout),
    .HCLKIN(clk),
    .RESETN(1'b1),
    .CALIB(1'b0)
);
defparam clkdiv_inst.DIV_MODE = "2";
defparam clkdiv_inst.GSREN = "false";
DQCE dqce_inst (
    .CLKOUT(clko),
    .CLKIN(clkout),
```

SUG935-1.1E 44(74)

```
.CE(ce)
);
Endmodule
```

# 4.2 Create I/O Constraints

Drag to Chip Array to create I/O constraints.

- 1. Click IO Constraints to zoom in Chip Array to macrocell mode.
- 2. Select Port "ce" and drag to the G9 in Chip Array, as shown in Figure 4-1.
- 3. Location for Port "ce" is displayed as G9.

Figure 4-1 Drag to Chip Array to Create I/O Constraints



SUG935-1.1E 45(74)

Drag to Package View to create I/O constraints.

- 1. Click IO Constraints;
- 2. Select Port "ce" and drag to the G9 in Package View, as shown in Figure 4-2.
- 3. Location for Port "ce" is displayed as G9.

Figure 4-2 Drag to Package View to Create I/O Constraints



# 4.3 Create Primitive Constraints

- You can right-click the menu in Primitive Constraints to select "Select Primitives". Primitive Finder pops up. You can select Primitive "cout\_4\_cZ" and click "OK".
- 2. Select the created primitive constraints and drag to the R5C5 in Chip Array, as shown in Figure 4-3.
- 3. Location for primitive "cout\_4\_cZ" is displayed as R5C5.

SUG935-1.1E 46(74)

FloorPlanner П × File Constraints Tools View Help Chip Array 🔯 Package View 🗵 Zerna zounter zerna z > Ports(22) > Primitives(31) > Nets(75) > E Module > iii Timing Paths Netlist Summary Primitive Constraints Primitive Exclusive Locations Туре 1 cout 4 cZ False I/O Co... Resource Re… Clock A... Holk Co⋯ Vref Co…

Figure 4-3 Drag to Chip Array to Create Primitive Constraints

# 4.4 Create Group Constraints

As shown in Figure 4-4, you can create Primitive Group and Relative Group by right-clicking in Group Constraints.

Figure 4-4 Group Constraints Right-clicking



# **4.4.1** Create Primitive Group Constraints

- 1. Right-click Group Constraints and click "New Primitive Group", then "Edit Primitive Group" pops up;
- 2. Enter "grp1" and click "1, then Primitive Finder pops up;
- 3. Select "cout\_5\_cZ" and "cout\_cZ and click"OK", then add them to Members list.
- 4. Enter R9C7 in Locations as shown in Figure 4-5;

SUG935-1.1E 47(74)

5. Click "OK" in "Edit Primitive Group" to create primitive group constraints, as shown in Figure 4-6.

**Figure 4-5 Create Primitive Group Constraints** 



SUG935-1.1E 48(74)



**Figure 4-6 Primitive Group Constraints** 

#### Note!

The location in Primitive Group Constraints can only be entered manually or copied from Chip Array, but can not be generated by dragging

# **4.4.2** Create Relative Group Constraints

- 1. Right-click Group Constraints and click "New Relative Group", and "Edit Primitive Group" pops up.
- 2. Enter "rel\_grp" and click " and "Primitive Finder" pops up;
- 3. Select the primitives "load\_c\_i" and "out\_Z[0]" in Primitive Finder and click "OK", then add them to the Member list.
- 4. Add "R0C0" and "R4C5" to the Primitives, as shown in Figure 4-7;
- 5. Click "OK" in "Edit Relative Group" to create relative primitive group constraints, as shown in Figure 4-8.

SUG935-1.1E 49(74)

**₩** FloorPlanner File Constraints Tools View Help Netlist 🗗 🗙 Chip Array 🔯 Package View 🖂 ✓ 

☑ counter1 New Relative Group ?  $\times$ > Ports(22) > Primitives(31) Group Name: rel\_grp > 🗀 Nets(75) Members > 🛅 Module Relative Location > 🗀 Timing Paths load c i R0C0 out Z[0] R4C5 Netlist Summary Group Constraints Members I Locations Exclusive Group Туре **+** OK Cancel I/O Cons… Primitive Cons... Clock Ass... Holk Cons… Vref Cons... Group Cons… Resource Rese… Quadrant Cons...

**Figure 4-7 Create Relative Group Constraints** 

**Figure 4-8 Relative Group Constraints** 



SUG935-1.1E 50(74)

### 4.5 Create Resource Reservation

- Right-click "Reserve Resources" and click "Reserve Resources" to add resource reservation constraints, as shown in Figure 4-9;
- 2. Select the created resource reservation constraints and drag it to a location in Chip Array. As shown in Figure 4-10, drag to BSRAM\_R10[1] to generate constraints.

Figure 4-9 Create Resource Reservation



Figure 4-10 Resource Reservation



# 4.6 Create Clock Assignment

- 1. Right-click Clock Assignment and select "Clock/Control Assignment", then "Clock Assignment" dialog box pops up.
- 2. Click "-" and "Net Finder" dialog box pops up. Select a Net and click "OK" to add.
- 3. Select clock type and set signal type, as shown in Figure 4-11.
- 4. Click "OK" to add constraints to Clock Assignment, as shown in Figure 4-12.

SUG935-1.1E 51(74)

**₩** FloorPlanner File Constraints Netlist × Chip Array ☑ Package View ☑ counter1 > Ports(22) > Primitives(31) > Nets(75) > 🗀 Module > 🛅 Timing Paths Clock Assignment Net clk\_c Type BUFG[5] Signal CE ☑ CLK LOGIC ☐ SR Cancel Summary Netlist Clock Assignment Signal Net Type Me... I/O Cons... Primitive Cons... Group Cons... Resource Rese. Clock Ass. Quadrant Cons. Holk Cons. Vref Cons...

Figure 4-11 Modify Clock Assignment Constraints Create

Figure 4-12 Clock Assignment Constraints



# 4.7 Create Quadrant Constraints

Quadrant Constraints only constrain the following two types of instance:

- Dcs
- Dqce
- 1. Right-click Quadrant Constraints and select "Select Dcs/Dqce", then Quadrant Constraints dialog box pops up;
- Click "-" and Dcs/Dqce pops up. Select Instance and click "OK" in Dcs/Dqce.

SUG935-1.1E 52(74)

4 Create Constraints 4.8 Create Hclk Constraints

- 3. Select the quadrant in "Position", as shown in Figure 4-13.
- 4. click "OK" to add this constraints to Quadrant Constraints, as shown in Figure 4-14.

Figure 4-13 Create Quadrant Constraints



Figure 4-14 Quadrant Constraints



# 4.8 Create Hclk Constraints

Hclk Constraints only constrain the following types of instance:

- Clkdiv
- Dlldly

The steps are as follows:

- 1. Right-click Hclk Constraints and select "Select Hclk", then Hclk Constraints pops up;
- 2. Click " and Hclk Constraints dialog box pops up, then click "OK".
- 3. Select a position in "Position", as shown in Figure 4-15.

SUG935-1.1E 53(74)

4. Click "OK" to add the constraints to Hclk Constraints, as shown in Figure 4-16.

Figure 4-15 Create Hclk Constraints



Figure 4-16 Hclk Constraints



## 4.9 Create Vref Constraints

Drag to Chip Array to create Vref Constraints:

- Right-click Vref Constraints and select "Define Vref Driver" to add the constraints to Vref Constraints, as shown in Figure 4-17;
- Zoom in Chip Array to macrocell mode. Select the created Vref
  Constraints and drag it to the B7 in Chip Array. The location of the Vref
  Constraints is displayed as B7, as shown in Figure 4-18.

SUG935-1.1E 54(74)

Figure 4-17 Create Vref Constraints



You can customize Vref constraint name, but Vref name is not allowed to repeat; The system will check, if name repeats, prompt will pop up, as shown in Figure 4-20.

Figure 4-18 Drag to Chip Array to Generate Vref Constraints Location



Drag to Package View to create Vref constraints:

- 1. Right-click Vref Constraints and select "Define Vref Driver" to add the constraints to Vref Constraints, as shown in Figure 4-17;
- 2. Select the created Vref Constraints and drag to the B7 in Package View. The location of the Vref Constraints is displayed as B7, as shown in Figure 4-19.

SUG935-1.1E 55(74)

W FloorPlanner  $\times$ File Constraints Tools View Help Netlist Chip Array 🛛 Package View 🔀 1 2 3 4 5 6 7 8 9 > Ports(22) > Primitives(31) + | \$ ● | \$ | • | \$ + > D Nets(75) B D D D D В > D Module > E Timing Paths С С D  $G \Leftrightarrow \diamondsuit \Leftrightarrow \diamondsuit \Leftrightarrow \diamondsuit \Leftrightarrow \diamondsuit \Leftrightarrow G$ ± ≥ ♦ ♦ ≥ ≥ ± 3 4 5 6 7 Summary Netlist ₽× Vref Constraints Name Locations IO TYPE 1 vref\_driver\_0 VREF1\_DRIVER

Resource Re... Clock A...

Quadrant Co···

Holk Co…

Vref Co…

Me··· I/O Co···

Primitive Co… Group Co…

Figure 4-19 Drag to Package View to Generate Vref Constraints Location

SUG935-1.1E 56(74)

**Figure 4-20 Error Prompt** 



SUG935-1.1E 57(74)

# 5 Timing Optimization

FloorPlanner supports timing optimization and helps users to realize timing closure by physical location constraints and key path modification, etc.

The steps to optimize timing using FloorPlanner are as follows:

- 1. Create a New Project;
- 2. Run "Synthesize" to generate netlist file with the .vm suffix after synthesis;
- 3. Add physical constraints file and timing constraints file. Physical constraints and timing constraints are not a must, but it's suggested to add for better project implementation.
- 4. Run "Place & Route" to generate posp and timing path files;
- Read the timing report to check whether the max. frequency meets the requirements or not. If it is not, you need to use FloorPlanner to generate multi-constraints and multi-iterations to realize timing closure;
- 6. Run "Place & Route" to start FloorPlanner. The timing path is listed in "Netlist > Timing Paths", including slack, arrival time, require time, etc., as shown in Figure 5-1.

#### Note!

In debugging, it does not need to start FloorPlanner again and again. You can reload by clicking "Reload".

SUG935-1.1E 58(74)

Figure 5-1 Read Timing Path



- 7. In debugging, you need to find the key path by modifying the design or device locations to realize timing closure. In FloorPlanner, you can adjust locations to realize timing closure. The steps are as follows:
  - a). Check the key path signal flow. In timing closure debugging, key path signal flow is an important factor. Right-click Place View > All Instance in Chip Array to show the project palce view. Select a key path in the Netlist, right-click and select "Highlight", as shown in Figure 5-2. The path signal flow can be observed in Chip Array, as shown in Figure 5-3.
  - b). Adjust improper locations. As shown in Figure 5-3, the locations are centralized, and only one locates relatively far. The winding path with large span can influence timing. You can adjust the improper location by dragging to optimize the winding path, as shown in Figure 5-4.
- 8. Rerun "Place & Route" to view timing result. If the frequency can not meet the requirements, repeat from step 5 to step 7.

SUG935-1.1E 59(74)

Figure 5-2 Highlight Key Path



Figure 5-3 Key Path Signal Flow



SUG935-1.1E 60(74)



Figure 5-4 Location after Adjustment

SUG935-1.1E 61(74)

# Appendix A Physical Constraints Syntax Definition

# A.1 I/O Constraints

The IO constraints can constrain port and buffer to the specified IOB location.

#### **Syntax**

"IO\_LOC" """obj\_name""" obj\_location ["exclusive"] ";"

#### **Constraints Elements**

#### obj\_name

Obj\_name can take name of port and I/O buffer as the name.

#### obj\_location

Obj\_location is the IOB location, such as "A11", "B12", etc. If multiple locations are specified, they need to be separated by commas, such as "A11, B2".

#### exclusive

Exclusive is optional, which indicates that the obj\_location in the constraints can only place the primitives specified by obj\_name after locations constraints.

#### Note!

If obj\_name is the escaped name format (begin with backslash and end with space), the obj\_name must be quoted on both sides.

SUG935-1.1E 62(74)

# **Examples**

Example 1

IO\_LOC "io\_1" A1;

// io\_1 should be located to the pin A1.

Example 2

IO\_LOC "io\_1" A1, B14, A15;

// io\_1 should be located in the pin A1, pin B14, or pin A15, one of the three locations will be taken for the placement.

Example 3

IO\_LOC "io\_2" A1 exclusive;

// io\_2 should be located to the pin A1, and pin A1 can only be used by io\_2.

Example 4

IO\_LOC "io\_2" A1, B14, A15 exclusive;

// io\_2 should be located to pin A1, B14, or A15, and all these locations can only be used by io\_2.

# A.2 PORT Attributes Constraints

Port attributes constraints can set attribute values for ports, such as IO\_TYPE, PULL\_MODE and DRIVE, etc. You can see datasheets for the details.

### **Syntax**

```
"IO_PORT" """port_name """ attribute "=" attribute_value ";"
```

Multiple attributes can be set in a constraint statement. Each attribute can be separated by spaces.

#### **Constraints Elements**

It needs to constrain the port name, attribute and attribute value.

# **Examples**

Example 1

IO\_PORT "port\_1" IO\_TYPE = LVTTL33;

// Set the IO\_TYPE as "LVTTL33".

SUG935-1.1E 63(74)

Example 2

IO\_PORT "port\_2" IO\_TYPE = LVTTL33 SLEW\_RATE = FAST PULL\_MODE =KEEPER;

// Set the IO\_TYPE as the "LVTTL33', SLEW\_RATE value is "FAST", PULL MODE value is "KEEPER".

Example 3

IO\_PORT "port\_3" IO\_TYPE = LVDS25;

// BUF at port\_3 is IBUF, and convert the IBUF to TLVDS\_IBUF via the constraints.

# A.3 Primitive Constraints

Primitive Constraints are used to place the instances to the specified GRIDs. LUT/BSRAM/SSRAM/DSP/PLL instances can be constrained using Primitive Constraints.

### Syntax

"INS\_LOC" """ obj\_name""" obj\_location ["exclusive"]";"

#### **Constraints Elements**

obj\_name

The instance name

obj\_location

obj\_location includes:

- A signal location is specified to LUT, such as, RxCy[0-3][A-B];
- A range of the locations are specified to the multiple rows or columns:

Include multiple PLS or LUT: "RxCy", "RxCy[0-3]"

Specify multiple rows: "R[x:y]Cm", "R[x:y]Cm[0-3]", "R[x:y]Cm[0-3][A-B]"

Specify multiple columns: "RxC[m:n]", "RxC[m:n][0-3]", "RxC[m:n][0-3][A-B]"

Specify multiple rows and columns: "R[x:y]C[m:n]", "R[x:y]C[m:n][0-3]", "R[x:y]C[m:n][0-3][A-B]"

Multiple ins\_locations can be included in a constraint statement, and they are separated by ",".

SUG935-1.1E 64(74)

PLL Constraints Location

For the "PLL\_L" or "PLL\_R" of the PLL constraints locations, if more than one PLL are placed on the left side, it can be set to "PLL\_L[0]", "PLL\_L[1]" ...; If more than one PLL are placed on the right side, it can be set to "PLL\_R[0]", "PLL\_R[1]" ...

 BSRAM Constraints Location
 The BSRAM constraints location is "BSRAM\_R10[0]" (the first BSRAM at row 10), "BSRAM\_R10[1]"....

- DSP Constraints Location

The DSP constraints location is "DSP\_R19[0]" (the first DSP Block at row 19), "DSP\_R19[1]"... If it specifies a macro, it can be marked as: DSP\_R19[0][A] or DSP\_R19[0][B].

exclusive

Exclusive is optional, which indicates that the obj\_location in the constraints can only place the instance specified by obj\_name after locations constraints.

### **Examples**

Example 1

INS\_LOC "lut\_1" R2C3, R5C10[0][A];

// lut\_1 is constrained at the R2C3 and the 0th CLS of the R5C10 in the first LUT.

Example 2

INS\_LOC "ins\_2 " R5C6[2] exclusive;

// ins\_2 is constrained at the 2nd CLS of the R5C6, and only the instance can be placed at this location.

Example 3

INS\_LOC "ins\_3" R[2:6]C1;

// ins\_1 is constrained between the row 2 and the row 6 and in the column 1.

Example 4

INS\_LOC "ins\_4" R[1:4]C[2:6] exclusive;

// ins\_3 is constrained between row 1 and row 4, between column 2 and column 6. This location can only be occupied by this instance.

Example 5

SUG935-1.1E 65(74)

```
INS_LOC "ins_5" R[1:4]C[2:6][1];
```

// ins\_4 is constrained between row 1 and row 4, and in the first CLS of a GRID between column 2 and column 6.

Example 6

INS LOC "reg name" B14;

// It is constrained to the IOB B14 by REGISTER/IOLOGIC INS\_LOC constraint.

Example 7

INS\_LOC "pll\_name" PLL\_L;

// It is constrained to the PLL left byINS\_LOC constraint.

Example 8

INS\_LOC "bsram\_name" BSRAM\_R10[2];

// It is constrained to the third BSRAM in row 10 by INS\_LOC constraint.

Example 9

INS\_LOC "dsp\_name" DSP\_R19[2];

// It is constrained to the third DSP in row19 by INS\_LOC constraint.

A lut1/lut2/lut3/lut4 can be placed in LUT4. A lut5 needs to occupy two LUT4s (one CLS). A lut6 needs to occupy four LUT4s (two CLS). A lut7 needs to occupy four CLSs (one GRID). A lut8 needs to occupy eight CLSs (two GRIDs). Therefore, for different instance constraints, the minimum unit of the constraint location is also different. For BSRAM/SSRAM/DSP (one DSP includes two MACROs and one MACRO includes two UNITs), the examples are as follows:

Example 11

**LUT4 Constraints** 

INS\_LOC "lut4\_name" R5C15[1][A];

// lut4\_name is constrained to the first LUT in the first CLS of the R5C15.

Example 12

**CLS Constraints** 

INS\_LOC "lut5\_name" R5C15[3];

SUG935-1.1E 66(74)

```
// lut5_name is constrained to the third CLS of the R5C15.
    Example 13
    CLS Constraints
    INS_LOC "lut6_name" R5C15[0];
    // lut6_name is constrained to the zeroth CLS of the R5C15 (the CLS[0]
and CLS[1] will be occupied).
    Example 14
    GRID Constraints
    INS_LOC "lut7_name" R5C15;
    BSRAM type: INS_LOC "bsram_name" R10C5; // for GW2A55K
    // lut7_name is constrained to the R5C15, and the LUT7 will occupy
one GRID.
    Example 15
    GRID Constraints
    INS_LOC "lut8_name" R5C15;
    // lut8_name is constrained to the R5C15; lut8_name will occupy
R5C15 and the R5C16.
    Example 16
    DSP MACRO Constraints
    INS_LOC "mult_name" DSP_R19[1][A]; // for GW2A55K
    // mult_name is constrained to the the first macro of the second DSP in
```

# **A4.** Group Constraints

row 19.

The group constraints includes primitive group constraints and relative group constraints.

# **A.4.1 Primitive Group Constraints**

Primitive Group Constraint is used to define a group constraint. A group is a collection of various instance objects. The instances such as LUT, DFF, etc., or BUF, IOLOGIC, etc. can be added to a group using the Primitive Group constraints. And the location constraints of all objects in

SUG935-1.1E 67(74)

the group can be achieved by constraining the location of the group.

### **Syntax**

```
Definition of GROUP:
```

```
"GROUP" group_name "=" "{" """obj_names """ "}" ["exclusive"]";"
```

Add the instance to the group:

```
"GROUP" group_name "+=" "{" """obj_names """ "}" ["exclusive"]";"
```

The location of the group is constrained:

"GRP\_LOC" group\_name group\_location["exclusive"]";"

#### Note!

If group\_name is the escaped name format (begin with backslash and end with space), the quotes at two sides of group\_name are necessary.

#### **Constraints Elements**

#### group\_name

Define a name as the name of the group.

# obj\_name

Obj\_name is used to add the specified instance to the group.

#### group\_location

Specify the constraints location of the group, and the group\_location can at the IOB and the GRID.

#### exclusive

The "exclusive" is optional, which is at the end of the group definition or the location constraints;

An object can be included in multiple groups, but the object can only be included in the group that the "exclusive" is added;

The "exclusive" indicates that the constraints location can only be occupied by the objects in the group.

### **Examples**

# Example 1

```
GROUP group_1 = { "ins_1" "ins_2" "ins_3" "ins_4" };
```

// Create a group named group\_1 and add the ins\_1, ins\_2, ins\_3, ins\_4 to the group.

SUG935-1.1E 68(74)

```
Example 2

GROUP group_2 = { "ins_5" "ins_6" "ins_7" } exclusive;

// Create a group named group_2 and the ins_5, ins_6, ins_7, ins_4
only can be added to this group.

Example 3

GROUP group_1 += { "io_1" "io_2"};

// Add io_1, io_2 to group_1.

Example 4

GRP_LOC group_1 R3C4, A14, B4;

// The objects in group_1 can be placed at R3C4, A14, B4.

Example 5

GRP_LOC group_2 R[1:3]C[1:4] exclusive;

// The Instance in group_2 can be placed in the range of R[1:3]C[1:4],
```

# A.4.2 Relative Group Constraints

The instance relative location constraints on can be realized using the Relative Group Constraints.

### **Syntax**

Define relative group constraints:

```
"REL_GROUP" group_name "=" "{" """obj_names """ "}"";"
```

and the instances in group\_2 can only be placed in the range.

Add the instance to the defined group:

```
"REL GROUP" group_name "+=" "{" """obj_names """ "}"";"
```

The instance relative location is constrained in the group:

```
"INS_RLOC" """ obj_name""" relative_location ";"
```

### **Constraints Elements**

#### obj\_name

The name of the constraint object.

# relative\_location

The description of the relative locations in row and column.

SUG935-1.1E 69(74)

# **Examples**

```
Example 1

REL_GROUP grp_1 = { "ins_1" "ins_2" "ins_3" "ins_4" };

INS_RLOC "ins_1" R0C0;

INS_RLOC "ins_2" R2C3;

INS_RLOC "ins_3" R3C5;
```

// Define a group constraint named grp\_1 and add the ins\_1, ins\_2, ins\_3, ins\_4 to grp\_1. The ins\_1 is the relative location origin R0C0, the ins\_2 is constrained to the R2C3 relative to the ins\_1, and the ins\_3 is constrained to the R3C5 relative to ins\_1.

# A.5 Resource Reservation

The specified location or range can be reserved using the Resource Reservation constraints.

# **Syntax**

```
"LOC_RESERVE" location [ res_obj ] ";"
```

## **Examples**

Example 1

LOC\_RESERVE R2C3[0][A] -LUT;

LOC\_RESERVE R2C3[0][A] -REG;

Example 2

LOC RESERVE IOR3, IOR6, R2C3, R3C4;

Example 3

LOC\_RESERVE R[2:5]C[3:6], R3C[8:9];

// The locations constraints in the above examples will be reserved in place.

# A.6 Vref Constraints

The chip supports the external reference voltage. Each PAD of the chip (include IOLOGIC) can be used as an input PAD for the external reference voltage, which is valid for the BANK. The Vref Constraints can be used to constrain the name and location of the input pin of the external

SUG935-1.1E 70(74)

reference voltage.

### **Syntax**

"USE\_VREF\_DRIVER" vref\_name [location]";"

#### **Constraints Elements**

#### vref\_name

Customized VREF pin name

#### location

Any PAD (include IOLOGIC) location in the chip can be used as a location for the VREF pin constraints.

# **Examples**

Example 1

USE\_VREF\_DRIVER vref\_pin;

IO\_PORT "port\_1" IO\_TYPE = SSTL25 VREF=vref\_pin;

IO\_PORT "port\_2" IO\_TYPE = SSTL25 VREF=vref\_pin;

// Define a VREF pin named "vref\_pin" and set the port\_1 and port\_2 to vref\_pin.

Example 2

USE\_VREF\_DRIVER vref\_pin C7;

IO\_PORT "port\_1" IO\_TYPE = SSTL25 VREF=vref\_pin;

IO\_PORT "port\_2" IO\_TYPE = SSTL25 VREF=vref\_pin;

// Define a VREF pin named "vref\_pin" and constrain it to PAD C7 (bank 3, GW1N-4, WLCSP72). Set the VREF value of port\_1 and port\_1 as vref\_pin, and port\_1 and port\_1 will be placed in the bank where C7 locates.

# A.7 Quadrant Constraints

The Quadrant is used to constrain objects such as DCS/DQCE to a specified quadrant (GW1N family has LEFT and RIGHT quadrants, and the GW1N-9/GW1NR-9/GW1N-9C/GW1NR-9C and GW2A family have four quadrants: TOPLEFT, TOPRIGHT, BOTTOMLEFT, BOTTOMRIGHT. See the relevant datasheets for the details).

SUG935-1.1E 71(74)

# **Syntax**

```
"INS_LOC" """obj_name""" quadrant ";"
```

#### **Constraints Elements**

#### obj\_name

The name of the constraint object.

### quadrant

```
GW1N series: "LEFT" ("L"), "RIGHT" ("R")
```

GW1N-9/GW1NR-9/GW1N-9C/GW1NR-9C and GW2A series: "TOPLEFT"("TL"), "TOPRIGHT"("TR"), "BOTTOMLEFT"("BL"), "BOTTOMRIGHT"("BR").

#### Note!

Abbreviations are in parentheses.

### **Examples**

Example 1

INS LOC "dcs name" LEFT;

// Constrain the DCS dcs\_name to the LEFT quadrant (GW1N family).

# A.8 Clock Assignment

The clock assignment constrain a specific net to the global clock line or not route clock line in the design. There are eight master clocks and eight long nets in each quadrant of the chip resources. It can constrain the global clock line for specific fanout (CLK/CE/SR/LOGIC) of the net.

BUFG[0-7] represents the eight master clocks.

BUFS represents eight long lines.

LOCAL CLOCK means this net is not to route clock line.

The CLK signal is the signal connected to the CLK pin. The CE signal is the signal connected to the CE pin. The SR signal is the signal connected to the SET/RESET/CLEAR/PRESET pins, and the LOGIC is the signal connected to other logics pins.

#### **Syntax**

```
"CLOCK_LOC" """net_name """ global_clocks "=" fanout [quadrant]";" Note!
```

SUG935-1.1E 72(74)

The "NET\_LOC" is updated to "CLOCK\_LOC", but "NET\_LOC" used to constrain BUFG and BUFS still supports.

#### **Constraints Elements**

#### net\_name

The net name

### global\_clocks

BUFG[0-7] represents the eight master clocks.

BUFS represents the eight long lines.

LOCAL\_CLOCK means this net is not to route clock line.

#### fanout

CLK: Fanout is the net of the CLK.

CE: Fanout is the net of the CE.

SR: Fanout is the net of SET/RESET (synchronous reset signal), CLEAR/PRESET (asynchronous reset signal).

LOGIC: Fanout is the net other than the fanout above.

The sign "|" can be used to separate multiple specified fanout.

#### Note!

If global clocks select LOCAL CLOCK, fanout can not be selected.

# **Examples**

Example 1

CLOCK\_LOC "net" BUFG[0] = CLK;

// Constrain the net fanout as the CLK net routing to the 0th master clock.

Example 2

CLOCK\_LOC "net" BUFG = CLK|CE;

NET\_LOC "net" BUFG = CLK|CE;

// Constrain the net fanout as the CLK/CE net routing to the master clock.

Example 3

SUG935-1.1E 73(74)

```
CLOCK_LOC "net" BUFS = CE;

NET_LOC "net" BUFS = CE;

// Constrain the net fanout as the CE net routing to the long line.

Example 4

CLOCK_LOC "net" LOCAL_CLOCK;

// Constrain the net not to route the clock line.
```

# A.9 Hclk Constraints

The CLKDIV/DLLDLY can be constrained to the relevant locations via the CLKDIV/DLLDLY constraints. The constraints locations of CLKDIV/DLLDLY are different from the ones of other general instances. The "TOPSIDE", "BOTTOMSIDE", "LEFTSIDE", and "RIGHTSIDE" indicates the four sides of the constraints location.

# **Syntax**

```
"INS_LOC" """ obj_name """ location";"
```

#### **Constraints Elements**

## obj\_name

The instance name of the CLKDIV/DLLDLY is the obj\_name.

#### location

```
"TOPSIDE[0-1]" ("TS[0-1]")

"BOTTOMSIDE[0-1]" ("BS[0-1]")

"LEFTSIDE[0-1]" ("LS[0-1]")

"RIGHTSIDE[0-1]" ("RS [0-1]")

Note! Abbreviations are in parentheses.
```

## **Examples**

```
Example 1

INS_LOC "clkdiv_name" TS[0];

// Place the clkdiv_name to TOPSIDE[0].
```

SUG935-1.1E 74(74)

